首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Design Methodology for MOS Current-Mode Logic Frequency Dividers
【24h】

A Design Methodology for MOS Current-Mode Logic Frequency Dividers

机译:MOS电流模式逻辑分频器的设计方法

获取原文
获取原文并翻译 | 示例

摘要

In this work, a methodology for the design of MOS current-mode logic frequency dividers is presented. A mix of hand calculations and circuit simulations is used to relate the power consumption and the frequency of operation. Each latch in the dividers is sized separately in order to minimize the overall power consumption. Furthermore, the effect on the power consumption of circuit parameters such as output swing and voltage gain of the input differential pair is analyzed in detail. The methodology has been applied to dividers by two and dividers by three with 50% output duty cycle
机译:在这项工作中,提出了一种用于MOS电流模式逻辑分频器设计的方法。手工计算和电路仿真的混合使用可将功耗与工作频率联系起来。分压器中每个锁存器的大小分别确定,以便使总功耗最小。此外,详细分析了电路参数功耗的影响,例如输出摆幅和输入差分对的电压增益。该方法已应用到二分频器和三分频器,输出占空比为50%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号