首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Reconfigurable Turbo Decoder With Parallel Architecture for 3GPP LTE System
【24h】

Reconfigurable Turbo Decoder With Parallel Architecture for 3GPP LTE System

机译:具有3GPP LTE系统并行架构的可重构Turbo解码器

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a parallel architecture for the turbo decoder using the quadratic permutation polynomial interleaver. The supported block size ranges from 40 to 6144 with an increment of 8, and thus, it includes 188 sizes in the 3rd Generation Partnership Project Long Term Evolution standard. The proposed design can allow one, two, four, or eight soft-in/soft-out decoders to process each block with configurable iterations. To support all data transmissions in the parallel design, a multistage network with low complexity is also utilized. Moreover, a robust path metric initialization is given to improve the performance loss in small blocks and high parallelism. After fabrication in the 90-nm process, the 2.1-$hbox{mm}^{2}$ chip can achieve 130 Mb/s with 219 mW for the size-6144 block and eight iterations.
机译:本简介介绍了使用二次置换多项式交织器的turbo解码器的并行架构。支持的块大小从40到6144,以8为增量,因此,在第三代合作伙伴计划长期演进标准中,它包括188个大小。提出的设计可以允许一个,两个,四个或八个软输入/软输出解码器以可配置的迭代方式处理每个块。为了支持并行设计中的所有数据传输,还利用了低复杂度的多级网络。此外,给出了鲁棒的路径度量初始化,以改善小块和高并行度时的性能损失。经过90纳米制程的制造后,2.1-hbox {mm} ^ {2} $芯片可以达到130 Mb / s,其中6144块的尺寸为219 mW,并进行了八次迭代。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号