首页> 外文OA文献 >Efficient hardware implementation of a highly-parallel 3GPP LTE/LTE-advance turbo decoder
【2h】

Efficient hardware implementation of a highly-parallel 3GPP LTE/LTE-advance turbo decoder

机译:高度并行的3GPP LTE / LTE先进Turbo解码器的高效硬件实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We present an efficient VLSI architecture for 3GPP LTE/LTE-Advance Turbo decoder by utilizing the algebraic-geometric properties of the quadratic permutation polynomial (QPP) interleaver. The high throughput 3GPP LTE/LTE-Advance Turbo codes require a highly-parallel decoder architecture. Turbo interleaver is known to be the main obstacle to the decoder parallelism due to the collisions it introduces in accesses to memory. The QPP interleaver solves the memory contention issues when several MAP decoders are used in parallel to improve Turbo decoding throughput. In this paper, we propose a low-complexity QPP interleaving address generator and a multi-bank memory architecture to enable parallel Turbo decoding. Design trade-offs in terms of area and throughput efficiency are placed an routed in a 65-nm CMOS technology with a core area of 8.3mm2 and a maximum clock frequency of 400 MHz. This parallel decoder, comprising 64 MAP decoder cores, can achieve a maximum decoding throughput of 1.28 Gbps at 6 iterations.
机译:我们通过利用二次置换多项式(QPP)交织器的代数几何特性,为3GPP LTE / LTE-Advance Turbo解码器提供了一种有效的VLSI架构。高吞吐量3GPP LTE / LTE-先进Turbo码需要高度并行的解码器体系结构。众所周知,Turbo交织器是解码器并行性的主要障碍,因为它在访问内存时会引入冲突。当并行使用多个MAP解码器以提高Turbo解码吞吐量时,QPP交织器解决了存储器争用问题。在本文中,我们提出了一种低复杂度的QPP交织地址生成器和一种多存储体架构来实现并行Turbo解码。在面积和吞吐效率方面的设计折衷是采用65nm CMOS技术进行布线的,该技术的核心面积为8.3mm2,最大时钟频率为400MHz。该并行解码器包含64个MAP解码器内核,在6次迭代中可以实现1.28 Gbps的最大解码吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号