首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Output-Jitter Performance of Second-Order Digital Bang-Bang Phase-Locked Loops With Nonaccumulative Reference Clock Jitter
【24h】

Output-Jitter Performance of Second-Order Digital Bang-Bang Phase-Locked Loops With Nonaccumulative Reference Clock Jitter

机译:具有非累积参考时钟抖动的二阶数字Bang-Bang锁相环的输出抖动性能

获取原文
获取原文并翻译 | 示例
           

摘要

Bang-bang phase-locked loops (BBPLLs) are inherently nonlinear systems due to the binary phase detector (BPD). While they are typically used for clock and data recovery, the ongoing trend toward digital loop implementations has resulted in several digital BBPLLs (DBBPLLs) suitable for frequency synthesis. This brief investigates the effect of nonaccumulative reference clock jitter (due to white phase noise) in second-order DBBPLLs, comparing the output jitter with that of first-order DBBPLLs. For small clock jitter, the nonlinear loop behavior is modeled as a 2-D Markov chain, and the output jitter is smaller than but close to that of a first-order loop. For large clock jitter, the BPD nonlinearity is linearized, and the output jitter is larger than that of a first-order loop; it is proportional to the clock jitter and inversely proportional to the square root of the stability factor—the ratio of the proportional-path gain to the integral-path gain of the digital loop filter.
机译:由于二进制相位检测器(BPD),Bang-bang锁相环(BBPLL)本质上是非线性系统。尽管它们通常用于时钟和数据恢复,但数字环路实现的持续趋势导致出现了几种适用于频率合成的数字BBPLL(DBBPLL)。本文简要研究了二阶DBBPLL中非累积基准时钟抖动(由于白相噪声)的影响,将输出抖动与一阶DBBPLL的输出抖动进行了比较。对于小时钟抖动,非线性环路行为被建模为二维马尔可夫链,并且输出抖动小于但接近于一阶环路。对于大的时钟抖动,BPD非线性被线性化,并且输出抖动大于一阶环路。它与时钟抖动成正比,而与稳定因数(数字环路滤波器的比例路径增益与积分路径增益之比)的平方根成反比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号