首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >High-Speed Low-Power True Single-Phase Clock Dual-Modulus Prescalers
【24h】

High-Speed Low-Power True Single-Phase Clock Dual-Modulus Prescalers

机译:高速低功耗真单相时钟双模预分频器

获取原文
获取原文并翻译 | 示例

摘要

A new design technique that improves operating speed of true single-phase clock-based (TSPC) prescalers is presented. We implement dual-modulus prescalers without using any extra logic gates by exploiting the behavior of the second branch in a TSPC flip-flop. The proposed design technique is applied to $div$2/3 and $div$3/4 prescalers, and their performances are compared with previous work. Implemented in a 130-nm CMOS technology and compared at same process–voltage–temperature conditions, the maximum speed of the $ div$2/3 prescaler reaches 88% of the maximum operating frequency of a single TSPC flip-flop, and the $div$3/4 prescaler reaches 75%. In addition, the proposed divide-by-3 prescaler is able to work almost at the speed of the single TSPC flip-flop. A frequency divider that provides dividing ratios of 7, 8, and 9 is implemented as a part of a 3.4–5-GHz integer- $N$ phase-locked loop in a 130-nm CMOS technology. Simulation and measurement results demonstrate high-speed, low-power, and multiple division ratio capabilities of the proposed technique.
机译:提出了一种新的设计技术,可以提高真正的单相基于时钟(TSPC)的预分频器的运行速度。通过利用TSPC触发器中第二个分支的行为,我们无需使用任何额外的逻辑门即可实现双模预分频器。建议的设计技术应用于$ div $ 2/3和$ div $ 3/4预分频器,并将其性能与以前的工作进行比较。 $ div $ 2/3预分频器的最大速度达到130 nm CMOS技术并在相同的过程电压温度条件下进行比较,达到单个TSPC触发器和$ div的最大工作频率的88%。 $ 3/4预分频器达到75%。此外,建议的三分频预分频器几乎能够以单个TSPC触发器的速度工作。在130 nm CMOS技术中,提供分频比为7、8和9的分频器被实现为3.4-5 GHz整数-$ N $锁相环的一部分。仿真和测量结果证明了该技术的高速,低功耗和多分频比功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号