...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An Enhanced Dynamic-Range CMOS Image Sensor Using a Digital Logarithmic Single-Slope ADC
【24h】

An Enhanced Dynamic-Range CMOS Image Sensor Using a Digital Logarithmic Single-Slope ADC

机译:使用数字对数单斜率ADC的增强型动态范围CMOS图像传感器

获取原文
获取原文并翻译 | 示例
           

摘要

Many kinds of wide-dynamic-range (DR) CMOS image sensors (CIS) have been developed, such as a multiple sampling, a multiple exposure technique, etc. However, those techniques have some drawbacks of noise increasing, large power consumption, and huge chip area. In this brief, a new digital logarithmic single-slope analog-to-digital converter (SS-ADC) with a digital counter is described. Since the proposed scheme is easily implemented with a simple algorithm, we can reduce power consumption and chip area drastically. Further, the logarithmic SS-ADC enhances the DR by 24 dB. The proposed ADC, which has been fabricated using a 0.13- $mu hbox{m}$ CIS process, achieves a signal-to-noise-plus-distortion ratio of 57.6 dB at 50 kS/s.
机译:已经开发了多种宽动态范围(DR)CMOS图像传感器(CIS),例如多重采样,多重曝光技术等。但是,这些技术具有噪声增加,功耗大和功耗低的缺点。巨大的芯片面积。在本简介中,描述了一种具有数字计数器的新型数字对数单斜率模数转换器(SS-ADC)。由于所提出的方案可以通过简单的算法轻松实现,因此可以大大降低功耗和芯片面积。此外,对数SS-ADC将DR增强了24 dB。拟议的ADC是使用0.13 µh hbox {m} $ CIS工艺制造的,在50 kS / s时实现了57.6 dB的信噪比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号