首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 0.0129 mm2DPLL With 1.6~2.0 ps RMS Period Jitter and 0.25-to-2.7 GHz Tunable DCO Frequency Range in 55-nm CMOS
【24h】

A 0.0129 mm2DPLL With 1.6~2.0 ps RMS Period Jitter and 0.25-to-2.7 GHz Tunable DCO Frequency Range in 55-nm CMOS

机译:一个0.0129 mm 2 DPLL,具有55nm CMOS的1.6〜2.0 ps RMS周期抖动和0.25-2.7GHz可调DCO频率范围

获取原文
获取原文并翻译 | 示例

摘要

The proposed digital phase locked loop uses a time-to-digital converter with associated simple algorithm to improve jitter performance. The wide frequency tuning is achieved through three different loop delay control schemes of the digital controlled oscillator (DCO). Verified in GLOBALFOUNDRIES 55 nm LPX process, the chip occupies 0.0129 mm2, achieves a wide range of 250 MHz to 2.7 GHz, and consumes only 1.1 mW when DCO’s frequency is 500 MHz. The phase locked loop output clock jitter is around 1.6–2.0 ps.
机译:提出的数字锁相环使用具有相关简单算法的时间数字转换器来改善抖动性能。宽频率调谐是通过数字控制振荡器(DCO)的三种不同的环路延迟控制方案实现的。经过GLOBALFOUNDRIES 55 nm LPX工艺的验证,该芯片占用0.0129 mm n 2,可实现250 MHz至2.7 GHz的宽范围,并且在DCO的频率为500 MHz时仅消耗1.1 mW。锁相环输出时钟抖动约为1.6–2.0 ps。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号