机译:一个0.0129 mm 2 sup> DPLL,具有55nm CMOS的1.6〜2.0 ps RMS周期抖动和0.25-2.7GHz可调DCO频率范围
Design Enablement, GLOBALFOUNDARIES, Singapore;
Department of Micro/Nano Electronics, Bio-Circuits and Systems Laboratory, Shanghai Jiao Tong University, Shanghai, China;
Department of Micro/Nano Electronics, Bio-Circuits and Systems Laboratory, Shanghai Jiao Tong University, Shanghai, China;
Design Enablement, GLOBALFOUNDARIES, Singapore;
Department of Micro/Nano Electronics, Bio-Circuits and Systems Laboratory, Shanghai Jiao Tong University, Shanghai, China;
School of Electrical and Computer Engineering, National University of Singapore, Singapore;
Delays; Clocks; Image edge detection; Phase locked loops; Jitter; Oscillators; Frequency control;
机译:具有55nm CMOS技术的自适应频率校准的0.35ps RMS抖动4.4-5.6GHz频率合成器设计
机译:耐用差错,1.25GHz至3.125 GHz,3.18 ps rms-jitter cppll,40 nm cmos过程
机译:基于CMOS DLL的2V 3.2ps抖动1GHz时钟合成器和温度补偿可调振荡器
机译:一个1.6mW,1.6ps-rms抖动,2.5GHz数字PLL,在90nm CMOS中具有0.7至3.5GHz的频率范围
机译:基于CMOS DLL的2V 3.2ps抖动1GHz时钟合成器和温度补偿可调振荡器