首页> 外文期刊>Artificial life and robotics >A novel architecture of dynamically reconfigurable fused multiply-adder for digital signal processing
【24h】

A novel architecture of dynamically reconfigurable fused multiply-adder for digital signal processing

机译:动态可重配置融合乘法器的新颖架构,用于数字信号处理

获取原文
获取原文并翻译 | 示例

摘要

Introduction Multiply-accumulate operation is the most fundamental operation in digital signal processing for image processing, robotics and automatic control. In this paper, a novel architecture of dynamically reconfigurable fused multiply-adder (FMA) is proposed. Methods Dynamic reconfiguration is a method that can change the circuit configuration without stop of operation. The proposed circuit provides the following four calculation modes by dynamic reconfiguration: (1) complex number FMA mode, (2) real number FMA mode, (3) complex number parallel calculation mode, and (4) real number parallel calculation mode. The data format is single precision floating point format based on IEEE754. The proposed circuit was designed using Verilog-HDL. It was simulated by logic circuit simulator, and implemented on FPGA. Result As a result of circuit synthesis, we confirmed the reduction of resource in the proposed circuit. Furthermore, we confirmed proper result for each calculation mode by logic simulation and experiment on FPGA. Conclusion The proposed circuit provides the four calculation modes by dynamic reconfiguration. We confirmed the reduction of resource and proper result for each calculation mode.
机译:简介乘法累加运算是用于图像处理,机器人和自动控制的数字信号处理中最基本的运算。本文提出了一种新颖的动态可重构融合乘法加法器(FMA)架构。方法动态重新配置是一种可以在不停止操作的情况下更改电路配置的方法。提出的电路通过动态重配置提供以下四种计算模式:(1)复数FMA模式,(2)实数FMA模式,(3)复数并行计算模式,以及(4)实数并行计算模式。数据格式是基于IEEE754的单精度浮点格式。拟议的电路是使用Verilog-HDL设计的。它由逻辑电路仿真器仿真,并在FPGA上实现。结果通过电路综合,我们确认了所提议电路的资源减少。此外,我们通过逻辑仿真和FPGA实验验证了每种计算模式的正确结果。结论所提出的电路通过动态重配置提供了四种计算模式。我们确认了每种计算模式的资源减少和正确的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号