首页> 外文期刊>Analog Integrated Circuits and Signal Processing >All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator
【24h】

All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator

机译:全数字PLL,使用批量控制的变容二极管和基于脉冲的数控振荡器

获取原文
获取原文并翻译 | 示例

摘要

This work presented a 150–450-MHz, all-digital phase-locked loop (ADPLL) implemented in a 0.18 μm CMOS process. The design utilizes bulk-controlled varactor and pulse-based digitally controlled oscillator (PB-DCO) providing a high timing resolution and a good jitter performance. The worst-case total locking time of the proposed ADPLL is 32 reference clock cycles. The divider used here divides by factors from 2 to 63. A test chip is implemented and verified. The RMS and peak-to-peak jitters are 6.7 and 44 ps, respectively, at 450-MHz. The peak-to-peak jitter is 2.0% at 450-MHz. When the multiplication of divider is varying at 150-MHz, the peak-to-peak jitters are less than 3.2%. The power consumption is 16.2-mW at 450-MHz. The core area of ADPLL is only 260 × 360 mm2. This clock generator can be applied as re-usable silicon IP for system-on-chip (SoC) applications.
机译:这项工作提出了采用0.18μmCMOS工艺实现的150-450MHz全数字锁相环(ADPLL)。该设计利用了批量控制的变容二极管和基于脉冲的数控振荡器(PB-DCO),可提供较高的时序分辨率和良好的抖动性能。建议的ADPLL的最坏情况下的总锁定时间为32个参考时钟周期。此处使用的分频器的分频系数为2到63。实现并验证了测试芯片。在450MHz时,RMS和峰峰值抖动分别为6.7和44 ps。在450MHz时,峰峰值抖动为2.0%。当分频器的倍频变化在150MHz时,峰峰值抖动小于3.2%。在450 MHz时,功耗为16.2 mW。 ADPLL的核心面积仅为260×360 mm 2 。该时钟发生器可以用作片上系统(SoC)应用程序的可重用硅IP。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号