首页> 外文会议>Signal Processing: Algorithms, Architectures, Arrangements, and Applications >Programmable, switched-capacitor finite impulse response filter realized in CMOS technology for education purposes
【24h】

Programmable, switched-capacitor finite impulse response filter realized in CMOS technology for education purposes

机译:出于教育目的,采用CMOS技术实现的可编程开关电容器有限冲激响应滤波器

获取原文

摘要

The paper reports comprehensive laboratory tests of a mixed analog-digital, application specific integrated circuit (ASIC). The realized chip is a programmable device. It contains such components as an operational amplifier, a sample-and-hold (S&H) element, programmable array of capacitors, multiphase clock generator and a programmable switched capacitor (SC) delay line. All these blocks may be used separately or may be coupled together into a finite impulse response (FIR) filter, with reconfigurable frequency response. Since the filter coefficients may be either positive or negative, therefore both lowpass or highpass frequency responses may be obtained. The chip has been designed in the AMS CMOS 0.35 μm technology and occupies the area of 0.5 mm
机译:该论文报告了混合模拟数字专用集成电路(ASIC)的综合实验室测试。实现的芯片是可编程设备。它包含运算放大器,采样与保持(S&H)元件,可编程电容器阵列,多相时钟发生器和可编程开关电容器(SC)延迟线等组件。所有这些模块可以单独使用,也可以一起耦合到具有可重配置频率响应的有限脉冲响应(FIR)滤波器中。由于滤波器系数可以为正或负,因此可以获得低通或高通频率响应。该芯片采用AMS CMOS 0.35μm技术设计,占地0.5 mm

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号