首页> 外文会议>Modelling, Simulation, and Optimization >SYNCHRONOUS STATE MACHINE DESIGN METHODOLOGIES WITH VHDL AND IMPLEMENTATIONS USING CAD TOOLS
【24h】

SYNCHRONOUS STATE MACHINE DESIGN METHODOLOGIES WITH VHDL AND IMPLEMENTATIONS USING CAD TOOLS

机译:VHDL的同步状态机设计方法及其使用CAD工具的实现

获取原文
获取原文并翻译 | 示例

摘要

Several different methodologies can be used for designing Synchronus State Machines with VHDL [1], [2], [3], [4], [3],[6], and [7]. Three different design approaches are presented using state-of-the-art Xilinx~R ISE Foundation~(TM) Series Software. These design approaches include the StateCAD Method, Equation Method, and State_Type Method. After obtaining the VHDL code for the three design methods, each design is compiled or synthesized to verify the VHDL code is syntactically correct. VHDL test-bench code is created using a test-bench waveform generator. The ModelSim~R simulator is used to check the functionality of each design by running the VHDL test-bench code with the state machine design source code. After the designs are shown to simulate correctly, jedec files are generated for a CPLD. A Digilab~(TM) XCR Plus board containing a CoolRunner CPLD with 64-macrocells is used to implement the designs in hardware. The designs are downloaded into the CPLD in order to demonstrate proper operation. The clock speed is set such that correct circuit operation can be verified via switch inputs and LED outputs.
机译:可以使用几种不同的方法来设计具有VHDL [1],[2],[3],[4],[3],[6]和[7]的同步状态机。使用最新的Xilinx®R ISE Foundation〜(TM)系列软件,提出了三种不同的设计方法。这些设计方法包括StateCAD方法,方程式方法和State_Type方法。在获得了三种设计方法的VHDL代码后,将对每个设计进行编译或综合以验证VHDL代码在语法上是正确的。 VHDL测试平台代码是使用测试平台波形发生器创建的。通过运行带有状态机设计源代码的VHDL测试平台代码,ModelSim〜R仿真器用于检查每个设计的功能。显示设计正确模拟后,将为CPLD生成jedec文件。包含带有64个宏单元的CoolRunner CPLD的Digilab〜XCR Plus板用于在硬件中实现设计。设计被下载到CPLD中以演示正确的操作。设置时钟速度,以便可以通过开关输入和LED输出来验证正确的电路操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号