首页> 外文会议>Devices for Integrated Circuit Conference >Performance Prediction of Stacked Nanowire Transistors in the Presence of Random Discrete Dopants and Metal Gate Granularity
【24h】

Performance Prediction of Stacked Nanowire Transistors in the Presence of Random Discrete Dopants and Metal Gate Granularity

机译:随机离散掺杂剂和金属栅极粒度存在下堆叠纳米线晶体管的性能预测

获取原文

摘要

Gate-all-around nanowire field effect transistors (GAA-NW-FETs) in a horizontal configuration is now being considered as a strong candidate to extend today's CMOS technology to its ultimate scaling limits. In this paper, full 3-D device simulations are performed to study the effect of random discrete dopants (RDD) and metal gate granularity (MGG) on the performance of a 10nm channel length vertically stacked silicon nanowire FETs. The impact of metal grain crystallographic orientation on the gate work function and presence of discrete dopants on transistor threshold voltage is reported. The discrete dopants have been distributed randomly in the source/drain and channel regions of the device. Due to the small dimensions of the transistor a quantum transport formalism has been deployed in simulation. Our results show the magnitude and importance of RDD and MGG and the need for process optimization to minimize device parameter variations in sub-10nm technology nodes.
机译:在水平配置中,栅极 - 全面纳米线场效应晶体管(GaA-NW-FET)现在被认为是将当今CMOS技术扩展到其最终缩放限制的强大候选者。本文在本文中,进行全3-D设备模拟以研究随机离散掺杂剂(RDD)和金属栅极粒度(MGD)对10nm通道长度垂直堆叠硅纳米线FET的性能的影响。报道了金属晶粒晶体取向对栅极功函数的影响及在晶体管阈值电压上的离散掺杂剂的存在。离散掺杂剂已在设备的源/漏极区域中随机分布。由于晶体管的尺寸小,在模拟中部署了量子传输形式。我们的结果表明RDD和MGG的幅度和重要性以及流程优化的需要最小化Sub-10nm技术节点中的设备参数变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号