【24h】

Strain Engineering for Silicon CMOS Technology

机译:硅CMOS技术的应变工程

获取原文

摘要

A comprehensive review of strain layer engineering is presented. The review contains details of various growth processes that are being currently utilized to create globally and locally strain layers on both bulk-Silicon and SOI substrates. Enhancement in device performance by creating global or local strain in the channel of a CMOS transistor is illustrated. A brief description of techniques suitable to characterize strain layers is given. Strain relaxation at small geometries is discussed. Finally, the manufacturability aspects of these new material systems are examined.
机译:提出了对应变层工程的全面审查。该审查包含目前用于在散装 - 硅和SOI基板上创建全球和局部应变层的各种增长过程的详细信息。示出了通过在CMOS晶体管的信道中创建全局或局部应变来增强设备性能的增强。给出了适合于表征应变层的技术的简要描述。讨论了小几何的应变松弛。最后,检查了这些新材料系统的可制造性方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号