首页> 外文会议>Asian Test Symposium >A consistent scan design system for large-scale ASICs
【24h】

A consistent scan design system for large-scale ASICs

机译:大型Asics的一致扫描设计系统

获取原文

摘要

Scan design has been widely used as a design-for-testability technique. Its application to large-scale ASICs, however, has been limited because of its insufficient design support system, which causes large hardware overhead resulting in lower routability. To overcome these problems, we developed a consistent scan design system that automatically networks scan elements in a circuit, improves routability by rechaining scan elements, and verifies scan operation. The system enables us to design ASICs with a scan path in a shorter design period than LSIs without a scan path, because functional test patterns do not need to be generated. Using the system, we developed over one hundred ASICs with up to 340,000 gates, and obtained test patterns with a fault coverage of more than 95%. The design data shows that the scan-path wiring is reduced to 15.7% of the conventional design and the delay compensation gates are reduced to 3.9% of the conventional design. The total circuit overhead of an ASIC containing more than one million transistors is reduced from 12.6% to 5.0% by using this design system.
机译:扫描设计已被广泛用作可测试性技术。然而,它在大规模的ASIC中的应用受到了限制,因为其设计支持系统不足,这导致大的硬件开销导致较低的可排放性。为了克服这些问题,我们开发了一个一致的扫描设计系统,它自动网络在电路中的扫描元素,通过回收扫描元件来提高可排序,并验证扫描操作。该系统使我们能够在没有扫描路径的情况下在较短的设计时段中使用扫描路径设计ASIC,因为不需要生成功能测试模式。使用该系统,我们开发了超过34万门的百名ASIC,并获得了超过95%的故障覆盖率的测试模式。设计数据表明,扫描路径布线减少到传统设计的15.7%,延迟补偿栅极减少到传统设计的3.9%。通过使用该设计系统,含有超过一百万晶体管的ASIC的总电路开销从12.6%降低到5.0%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号