首页> 外文会议>Annual IEEE International ASIC Conference and Exhibit >A robust CMOS logic technique for building high frequency circuits with efficient pipelining
【24h】

A robust CMOS logic technique for building high frequency circuits with efficient pipelining

机译:一种强大的CMOS逻辑技术,用于建立高效管道的高频电路

获取原文

摘要

Current fine grain pipelining techniques, such as True Single-Phase, allow for high frequency circuit design at the cost of significant latency per operation. On the other hand, low latency designs require complex circuitry within pipeline stages, which is not feasible when designing high clock frequency systems. In this paper, we propose a novel CMOS circuit technique that allows both high frequency circuits and low cycle latency per operation. Our technique differs from other logic families that have attempted to provide the same advantages by being more robust in the presence of process variations and signal coupling. To show the feasibility of our circuit technique, we also present a 64 bit carry-lookahead adder using this circuit technique that is capable of calculating a 64 bit add every 2.0 nanoseconds.
机译:当前的细粒管线技术,如真正单相,允许高频电路设计以每次操作的显着延迟成本。另一方面,低延迟设计需要管道阶段内的复电路,在设计高时钟频率系统时是不可行的。在本文中,我们提出了一种新的CMOS电路技术,允许每个操作的高频电路和低周期等待时间。我们的技术与其他逻辑系列的不同,这些逻辑系列通过在处理变型和信号耦合的情况下更加稳健而提供相同的优点。为了展示我们电路技术的可行性,我们还使用该电路技术呈现64位携带保护加法器,该技术能够计算每2.0纳秒的64位添加64位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号