首页> 外文会议> >A robust CMOS logic technique for building high frequency circuits with efficient pipelining
【24h】

A robust CMOS logic technique for building high frequency circuits with efficient pipelining

机译:用于构建具有高效流水线功能的高频电路的强大CMOS逻辑技术

获取原文

摘要

Current fine grain pipelining techniques, such as True Single-Phase, allow for high frequency circuit design at the cost of significant latency per operation. On the other hand, low latency designs require complex circuitry within pipeline stages, which is not feasible when designing high clock frequency systems. In this paper, we propose a novel CMOS circuit technique that allows both high frequency circuits and low cycle latency per operation. Our technique differs from other logic families that have attempted to provide the same advantages by being more robust in the presence of process variations and signal coupling. To show the feasibility of our circuit technique, we also present a 64 bit carry-lookahead adder using this circuit technique that is capable of calculating a 64 bit add every 2.0 nanoseconds.
机译:当前的细线流水线技术(例如True Single-Phase)允许进行高频电路设计,但每次操作的等待时间却很长。另一方面,低延迟设计需要流水线级内的复杂电路,这在设计高时钟频率系统时不可行。在本文中,我们提出了一种新颖的CMOS电路技术,该技术既可以实现高频电路又可以降低每次操作的周期延迟。我们的技术不同于其他逻辑家族,这些家族试图通过在存在工艺变化和信号耦合的情况下变得更加强大来提供相同的优势。为了展示我们电路技术的可行性,我们还提出了一种使用该电路技术的64位超前加法器,该加法器能够每2.0纳秒计算一次64位加法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号