首页> 外文会议>Electronic Components and Technology Conference >A novel, wafer-level stacking method for low-chip yield and non-uniform, chip-size wafers for MEMS and 3D SIP applications
【24h】

A novel, wafer-level stacking method for low-chip yield and non-uniform, chip-size wafers for MEMS and 3D SIP applications

机译:用于低芯片产量和非均匀,芯片尺寸晶片的新型晶圆级堆叠方法,用于MEMS和3D SIP应用

获取原文

摘要

Stacking of wafers with low chip-yield and non uniform chips size is developed for MEMS and 3D packaging applications. Stacking of MEMS and ASIC wafers one over other is difficult due to difference in chip yield and chip size. A cap wafer which is used fo
机译:为MEMS和3D包装应用开发了具有低芯片产量和非均匀芯片尺寸的晶片的堆叠。由于片芯片产量和芯片尺寸的差异,堆叠MEMS和ASIC晶片的堆叠是困难的。使用的帽晶片

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号