首页> 外文会议>IEEE/ACM International Symposium on Low Power Electronics and Design >Variation tolerant design of a vector processor for recognition, mining and synthesis?
【24h】

Variation tolerant design of a vector processor for recognition, mining and synthesis?

机译:识别,采矿与合成矢量处理器的变异耐受设计?

获取原文

摘要

Variations have emerged as one of the most significant challenges facing the design of integrated circuits in nanoscale technologies. As a consequence, variation tolerant design has become essential at all levels of design abstraction. In this work, we investigate the design of a variation tolerant vector processor for applications from the emerging domains of recognition, mining and synthesis (RMS). We demonstrate how leveraging domain-specific application and architectural characteristics can lead to new and highly effective variation tolerance mechanisms. A predominant fraction of the processing elements in the target processor perform vector reduction operations, which leads to two key properties that we exploit for variation tolerance. First, the circuit delay of a processing element can be bounded a few cycles in advance based on its micro-architectural state. Second, vector reduction operations may be decomposed by performing operations on smaller vectors and combining the partial results. These properties allow us to create a joint hardware-software variation tolerance mechanism, wherein the hardware is enhanced with the ability to predict timing errors during the execution of vector instructions and effectively pre-empt their occurrence, while software is tasked with restoring the correct outputs. We enhance the proposed scheme with a dynamic voltage control mechanism that further improves energy efficiency by exploiting variations in data characteristics seen across different applications. Our experiments on six RMS applications demonstrate that the proposed variation tolerant design technique achieves an average of 32% energy improvement over a traditional guardband based design.
机译:变化已成为纳米级技术设计集成电路设计的最重要挑战之一。因此,变异耐受性设计在各级设计抽象中都是必不可少的。在这项工作中,我们研究了来自识别,采矿和合成域(RMS)的新出现域的应用变化耐受载体处理器的设计。我们展示了如何利用域特定的应用和架构特征可以导致新的和高效的变化公差机制。目标处理器中的处理元件的主要部分执行向量减少操作,这导致我们利用变化公差的两个关键属性。首先,基于其微架构状态,处理元件的电路延迟可以预先界定几个循环。其次,通过对较小向量执行操作并组合部分结果来分解矢量减少操作。这些属性允许我们创建联合硬件 - 软件变型公差机制,其中硬件通过能够在执行向量指令期间预测定时错误并有效地预先撤销其发生,而软件则由恢复正确的输出。 。我们通过动态电压控制机制增强了所提出的方案,该机制通过利用不同应用所看到的数据特征的变化来进一步提高能量效率。我们对六种RMS应用的实验表明,所提出的变化耐受性设计技术在传统的卫浴设计方面实现了32%的能量改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号