...
首页> 外文期刊>Circuits and Systems >A Process Variation Tolerant OTA Design for Low Power ASIC Design
【24h】

A Process Variation Tolerant OTA Design for Low Power ASIC Design

机译:用于低功耗ASIC设计的耐工艺变化OTA设计

获取原文

摘要

Technology development and continuous down scaling in CMOS fabrication makes Mixed Signal Integrated Circuits (MSIC) more vulnerable to process variation. This paper presents a well defined novel design methodology for process variability aware design by incorporating the major challenge of statistical circuit performance relating the device and circuit level variation in an accurate and efficient manner to improve the reliability, robustness and stability of the circuit. The device sensitive parameters are identified and accurately quantified by continuous realistic assessments using statistical methods. The modularity of the methodology can be validated by the output performance obtained from the gain and phase response of OTA which is highly stable when subjected to worst case process variation scenario. In the proposed optimization, the circuit is strengthened by fixing the optimum aspect ratio without adding any additional compensation devices complicating the circuit resulting in low power consumption of only 0.116 mW in standard CMOS 0.18 μm technology with 1.8 V power supply.
机译:CMOS制造技术的发展和不断缩小的规模使混合信号集成电路(MSIC)更容易受到工艺变化的影响。本文通过以准确有效的方式并入与器件和电路级变化有关的统计电路性能的主要挑战,以改善电路的可靠性,鲁棒性和稳定性,提出了一种针对过程可变性设计的定义明确的新颖设计方法。通过使用统计方法进行连续的实际评估,可以识别并精确量化设备敏感参数。该方法的模块性可以通过从OTA的增益和相位响应获得的输出性能来验证,该性能在遇到最坏情况的过程变化情况时非常稳定。在建议的优化中,通过固定最佳纵横比来增强电路,而无需添加任何额外的补偿设备,这会使电路复杂化,从而在采用1.8 V电源的标准CMOS 0.18μm技术中仅实现0.116 mW的低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号