...
首页> 外文期刊>Computers and Electrical Engineering >High performance, variation-tolerant CNFET ternary full adder a process, voltage, and temperature variation-resilient design
【24h】

High performance, variation-tolerant CNFET ternary full adder a process, voltage, and temperature variation-resilient design

机译:高性能,变异宽度CNFET三元全加法器工艺,电压和温度变化 - 弹性设计

获取原文
获取原文并翻译 | 示例

摘要

Multiple-valued logic (MVL) decreases interconnection requirement and power consumption by realizing more data transmission over an interconnection wire. This paper investigates the carbon nanotube field effect transistors (CNFETs) using in the design of a ternary full adder cell. The proposed design takes advantage of the exceptional properties of CNFETs such as setting the desired threshold voltages by adjusting the carbon nanotubes (CNTs) diameters. We use Synopsys HSPICE simulator with a 32 nm Stanford CNFET model to simulate the ternary adders. We evaluate and examine the proposed design under different operational conditions such as different supply voltages (V), and different temperatures (T). Also, we investigate the designs under process variations (P) sensitivity. The simulation results show that the proposed design reduces the delay and energy consumption by up to 3.7X and 1.2X compared to the best state-of-the-art methods while being tolerant to process, voltage and temperature (PVT) variations. (C) 2019 Elsevier Ltd. All rights reserved.
机译:通过在互连线上实现更多数据传输,多值逻辑(MVL)通过实现更多数据传输来降低互连要求和功耗。本文研究了三元全加法器细胞设计中的碳纳米管场效应晶体管(CNFET)。所提出的设计利用CNFET的卓越特性,例如通过调节碳纳米管(CNT)直径来设置所需的阈值电压。我们使用Synopsys Hspice Simulator使用32 nm Stanford CNFET模型来模拟三元加法器。我们在不同的运行条件下评估和检查所提出的设计,例如不同的电源电压(V)和不同的温度(T)。此外,我们研究了过程变化(P)灵敏度的设计。仿真结果表明,与最佳最先进的方法相比,所提出的设计将延迟和能量消耗降低至3.7倍,1.2倍,同时承受处理,电压和温度(PVT)变化。 (c)2019年elestvier有限公司保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号