首页> 外文会议>Conference on Novel Patterning Technologies for Semiconductors, MEMS/NEMS and MOEMS >Addressing Nanoimprint Lithography Mix Match Overlay Using Drop Pattern Compensation
【24h】

Addressing Nanoimprint Lithography Mix Match Overlay Using Drop Pattern Compensation

机译:寻址纳米压印光刻混合和匹配叠加使用滴图案补偿

获取原文

摘要

Imprint lithography is a promising technology for replication of nano-scale features. For semiconductor device applications, Canon deposits a low viscosity resist on a field by field basis using jetting technology. A patterned mask is lowered into the resist fluid, which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. Overlay budgets play a large role in defining production readiness. As an example, DRAM devices require overlay on the order of 15-20% of the half pitch. Canon uses a through the mask (TTM) alignment system to measure a Moire image anywhere in the field. This system can also record alignment errors of all fields and all marks. The data collected by the TTM system correlates very closely with an Archer measurement tool. In addition, a High Order Distortion Correction (HODC) system, which applies a heat input on a field by field basis through the use of a DMD array has been combined with magnification actuators to correct high order distortion terms up to K30. There is an additional distortion term that must also be addressed for the case of nanoimprint lithography. NIL drop patterns are typically designed to minimize resist fill time and create a uniform residual layer beneath the resist pattern. For device wafers, however, it is important to recognize that there are both long wavelength flatness errors coming from the wafer chuck and existing pattern topography from previously patterned levels that cause out of plane errors. When the mask comes in contact with the resist on the wafer, these out of plane errors can then induce mask bending, resulting in an additional distortion term. To minimize this distortion, a Drop Pattern Compensation (DPC) Model has been implemented to minimize the added distortion terms. In this paper we present an updated study and report on nanoimprint mix and match overlay improvements using DPC. In addition, we describe how the mode array and peak to valley thickness of the resist impacts distortion correction.
机译:印记光刻是一种有希望的技术,用于复制纳米规模特征。对于半导体器件应用,佳能使用喷射技术通过现场沉积在场上的低粘度抗蚀剂。将图案化掩模降低到抗蚀剂流体中,然后通过毛细动作将其快速流入掩模中的浮雕图案。在该填充步骤之后,抗蚀剂在UV辐射下交联,然后去除掩模,在基板上留下图案化抗蚀剂。覆盖预算在定义生产准备方面发挥着重要作用。例如,DRAM设备需要覆盖半间距的15-20%的顺序。佳能使用通过掩码(TTM)对齐系统来测量字段中的任何位置的莫尔图像。该系统还可以记录所有字段和所有标记的对齐错误。 TTM系统收集的数据与Archer测量工具非常紧密相关。另外,通过使用DMD阵列使用DMD阵列将现场应用热输入的高阶失真校正(HODC)系统已经组合了倍率致动器,以校正高达K30的高阶失真条款。还有一个额外的失真项,也必须针对纳米压印光刻的情况进行解决。液滴图案通常设计成最小化抗蚀剂填充时间并在抗蚀剂图案下方产生均匀的残余层。然而,对于器件晶片,重要的是要认识到,来自晶片卡盘的长波长平坦误差和来自先前图案化的水平的现有模式地形,导致平面误差。当掩模与晶片上的抗蚀剂接触时,这些错误的平面误差可以诱导掩模弯曲,从而导致额外的失真项。为了最小化这种失真,已经实现了下降模式补偿(DPC)模型以最小化添加的失真项。在本文中,我们提供了一个更新的研究和报告NanoImprint Mix,并使用DPC匹配覆盖性改进。此外,我们描述了模式阵列和峰值如何对抗蚀剂的叶片厚度影响失真校正。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号