首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >LUT-Lock: A Novel LUT-Based Logic Obfuscation for FPGA-Bitstream and ASIC-Hardware Protection
【24h】

LUT-Lock: A Novel LUT-Based Logic Obfuscation for FPGA-Bitstream and ASIC-Hardware Protection

机译:LUT-Lock:一种基于LUT的新颖逻辑混淆技术,用于FPGA位流和ASIC硬件保护

获取原文

摘要

In this work, we propose LUT-Lock, a novel Look-Up-Table-based netlist obfuscation algorithm, for protecting the intellectual property that is mapped to an FPGA bitstream or an ASIC netlist. We, first, illustrate the effectiveness of several key features that make the LUT-based obfuscation more resilient against SAT attacks and then we embed the proposed key features into our proposed LUT-Lock algorithm. We illustrate that LUT-Lock maximizes the resiliency of the LUT-based obfuscation against SAT attacks by forcing a near exponential increase in the execution time of a SAT solver with respect to the number of obfuscated gates. Hence, by adopting LUT-Lock algorithm, SAT attack execution time could be made unreasonably long by increasing the number of utilized LUTs.
机译:在这项工作中,我们提出了LUT-Lock,这是一种新颖的基于查找表的网表混淆算法,用于保护映射到FPGA比特流或ASIC网表的知识产权。我们首先说明几个关键特征的有效性,这些特征使基于LUT的混淆对SAT攻击的恢复更具弹性,然后将提出的关键特征嵌入到我们提出的LUT-Lock算法中。我们说明,LUT-Lock通过迫使SAT求解器的执行时间(相对于混淆门的数量)几乎成倍增加,从而最大化了基于LUT的混淆对SAT攻击的弹性。因此,通过采用LUT-Lock算法,通过增加利用的LUT的数量,可以使SAT攻击执行时间过长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号