首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >LUT-Lock: A Novel LUT-Based Logic Obfuscation for FPGA-Bitstream and ASIC-Hardware Protection
【24h】

LUT-Lock: A Novel LUT-Based Logic Obfuscation for FPGA-Bitstream and ASIC-Hardware Protection

机译:LUT锁:用于FPGA比特流和ASIC-硬件保护的基于新的基于LUT的逻辑混淆

获取原文

摘要

In this work, we propose LUT-Lock, a novel Look-Up-Table-based netlist obfuscation algorithm, for protecting the intellectual property that is mapped to an FPGA bitstream or an ASIC netlist. We, first, illustrate the effectiveness of several key features that make the LUT-based obfuscation more resilient against SAT attacks and then we embed the proposed key features into our proposed LUT-Lock algorithm. We illustrate that LUT-Lock maximizes the resiliency of the LUT-based obfuscation against SAT attacks by forcing a near exponential increase in the execution time of a SAT solver with respect to the number of obfuscated gates. Hence, by adopting LUT-Lock algorithm, SAT attack execution time could be made unreasonably long by increasing the number of utilized LUTs.
机译:在这项工作中,我们提出了LUT-LOCK,一种基于新型查找表的网手动抑制算法,用于保护映射到FPGA比特流或ASIC网表的知识产权。首先,我们首先说明了几个关键特征的有效性,使基于LUT的混淆更有弹性攻击SAT攻击,然后我们将所提出的关键特征嵌入我们所提出的LUT锁定算法。我们说明LUT-LOCK通过强迫SAT求解器的执行时间的近指数增加来最大化基于LUT的混淆对SAT攻击的弹性,而是通过坐姿的求和的次数的混淆栅极的数量来实现近的指数增加。因此,通过采用LUT锁定算法,可以通过增加利用LUT的数量来实现无理攻击执行时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号