首页> 外文会议>Conference on metrology, inspection, and process control for microlithography XXXI >Enabling CD SEM Metrology for 5nm Technology Node and Beyond
【24h】

Enabling CD SEM Metrology for 5nm Technology Node and Beyond

机译:为5nm及以上技术节点启用CD SEM计量

获取原文

摘要

The CD SEM (Critical Dimension Scanning Electron Microscope) is one of the main tools used to estimate Critical Dimension (CD) in semiconductor manufacturing nowadays, but, as all metrology tools, it will face considerable challenges to keep up with the requirements of the future technology nodes. The root causes of these challenges are not uniquely related to the shrinking CD values, as one might expect, but to the increase in complexity of the devices in terms of morphology and chemical composition as well. In fact, complicated three-dimensional device architectures, high aspect ratio features, and wide variety of materials are some of the unavoidable characteristics of the future metrology nodes. This means that, beside an improvement in resolution, it is critical to develop a CD SEM metrology capable of satisfying the specific needs of the devices of the nodes to come, needs that sometimes will have to be addressed through dramatic changes in approach with respect to traditional CD SEM metrology. In this paper, we report on the development of advanced CD SEM metrology at imec on a variety of device platform and processes, for both logic and memories. We discuss newly developed approaches for standard, III-V, and germanium FinFETs (Fin Field Effect Transistors), for lateral and vertical nanowires (NW), 3D NAND (three-dimensional NAND), STT-MRAM (Spin Transfer Magnetic Torque Random-Access Memory), and ReRAM (Resistive Random Access Memory). Applications for both front-end of line (FEOL) and back-end of line (BEOL) are developed. In terms of process, S/D Epi (Source Drain Epitaxy), SAQP (Self-Aligned Quadruple Patterning), DSA (Dynamic Self-Assembly), and EUVL (Extreme Ultraviolet Lithography) have been used. The work reported here has been performed on Hitachi CG5000, CG6300, and CV5000. In terms of logic, we discuss here the S/D epi defect classification, the metrology optimization for STI (Shallow Trench Isolation) Ge FinFETs, the detectivity of III-V STI FinFETs,, metrology for vertical and horizontal NWs. With respect to memory, we discuss a STT-RAM statistical CD analysis and its comparison to electrical performance, ReRAM metrology for VMCO (Vacancy-modulated conductive oxide) with comparison with electrical performance, 3D NAND ONO (Oxide Nitride Oxide) thickness measurements. In addition, we report on 3D morphological reconstruction using CD SEM in conjunction with FIB (Focused Ion Beam), on optimized BKM (Best Known Methods) development methodologies, and on CD SEM overlay. The large variety of results reported here gives a clear overview of the creative effort put in place to ensure that the critical potential of CD SEM metrology tools is fully enabled for the 5nm node and beyond.
机译:CD SEM(临界尺寸扫描电子显微镜)是当今用于估算半导体制造中的临界尺寸(CD)的主要工具之一,但是,作为所有度量衡工具,要跟上未来的要求,它将面临相当大的挑战。技术节点。这些挑战的根本原因并不像人们可能期望的那样,与CD值的减小有独特的关系,而是与器件在形态和化学组成方面的复杂性的增加有关。实际上,复杂的三维设备架构,高长宽比功能以及多种材料是未来计量节点不可避免的特征。这意味着,除了提高分辨率外,开发一种能够满足未来节点设备特定需求的CD SEM度量衡至关重要,有时需要通过方法的显着变化来满足这些需求。传统的CD SEM计量学。在本文中,我们报告了imec在各种设备平台和过程(包括逻辑和存储器)上的高级CD SEM计量学的发展情况。我们讨论了针对标准,III-V和锗FinFET(鳍式场效应晶体管),横向和纵向纳米线(NW),3D NAND(三维NAND),STT-MRAM(自旋转移磁矩随机-存取存储器)和ReRAM(电阻式随机存取存储器)。开发了用于线的前端(FEOL)和线的后端(BEOL)的应用程序。在工艺方面,已经使用了S / D Epi(源漏外延),SAQP(自对准四重图案),DSA(动态自组装)和EUVL(极端紫外线光刻)。此处报告的工作已在Hitachi CG5000,CG6300和CV5000上执行。在逻辑方面,我们在这里讨论S / D Epi缺陷分类,STI(浅沟槽隔离)Ge FinFET的计量优化,III-V STI FINFET的检测率,垂直和水平NW的计量。关于内存,我们讨论了STT-RAM统计CD分析及其与电气性能的比较,VMCO(空调制导电氧化物)的ReRAM计量与电气性能的比较,3D NAND ONO(氮氧化物氧化物)厚度测量。此外,我们报告了结合使用CD SEM和FIB(聚焦离子束)的3D形态重建,优化的BKM(最佳已知方法)开发方法以及CD SEM覆盖图。此处报告的大量结果清晰地概述了为确保在5nm节点及更高版本完全启用CD SEM计量工具的潜在潜力而进行的创新工作。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号