首页> 外文会议>SOI-3D-Subthreshold Microelectronics Technology Unified Conference >A 64 kb multi-threshold SRAM array with novel differential 8T bitcell in 32 nm SOI CMOS technology
【24h】

A 64 kb multi-threshold SRAM array with novel differential 8T bitcell in 32 nm SOI CMOS technology

机译:具有32 nm SOI CMOS技术的新型差分8T位单元的64 kb多阈值SRAM阵列

获取原文

摘要

An 8T SRAM bitcell is presented to improve the read stability and writability of SRAM in scaled technologies and low voltages. The presented bitcell achieves a faster access time by increasing the read current by 21% compared to a 6T bitcell. The proposed 8T bitcell utilizes a differential operation, single port and one wordline, therefore, it does not require any architectural changes from 6T SRAM architectures. Moreover, the effects of process-induced VTH variations in multi-threshold 8T bitcells are examined and it is shown that the choice for the best dual-threshold configuration of the proposed 8T bitcell varies due to trade-offs between access time, leakage-power and read/write stability under process variations. In addition, timing variations of the sense "amplifier enable signal" due to random process variations is reduced by using a Multi Replica Bitline Delay technique to decrease SRAM read access time. The proposed 8T bitcell is demonstrated in a 64 kb SRAM array in 32 nm SOI CMOS technology that operates at 2 GHz at 0.9 V and 250 MHz at 0.3 V.
机译:提出了一种8T SRAM位单元,以提高Scaled Technology和低电压条件下SRAM的读取稳定性和可写性。与6T位单元相比,所提供的位单元通过将读取电流增加21%而获得了更快的访问时间。拟议的8T位单元利用差分操作,单个端口和一个字线,因此,它不需要6T SRAM体系结构的任何体系结构更改。此外,研究了多阈值8T位单元中过程引起的VTH变化的影响,结果表明,建议的8T位单元的最佳双阈值配置选择因访问时间,泄漏功率之间的权衡而异以及在工艺变化下的读/写稳定性。此外,通过使用多副本位线延迟技术来减少SRAM读取访问时间,可以减少由于随机过程变化而导致的“放大器使能信号”感测的时序变化。在32 nm SOI CMOS技术的64 kb SRAM阵列中演示了拟议的8T比特单元,该阵列在0.9 GHz的2 GHz和0.3 V的250 MHz下工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号