首页> 外文会议>IEEE MTT-S International Microwave Symposium >Modeling the effect of charges in the back side passivation layer on through silicon via (TSV) capacitance after wafer thinning
【24h】

Modeling the effect of charges in the back side passivation layer on through silicon via (TSV) capacitance after wafer thinning

机译:晶圆减薄后,模拟背面钝化层中的电荷对硅通孔(TSV)电容的影响

获取原文

摘要

Evaluating the importance of electromagnetic (EM) coupling from through silicon vias (TSVs) has become crucial to the design of three-dimensional integrated circuits (3D-ICs). One of the most important parasitic contributions to signal propagation in 3D-ICs is the TSV capacitance. It is both frequency and bias dependent since a TSV is a metal-oxide-semiconductor (MOS) structure. In this work, anomalous TSV capacitance behavior after wafer thinning is reported and investigated by combining measurements and finite element (FEM) semiconductor simulations. Excellent agreement between models and experimental data confirms the origin of the anomalous TSV capacitance behavior: the presence of fixed charges in the back side (BS) passivation layer of the TSV after wafer thinning. In addition, a BS inversion layer can act as a conductive channel between neighboring vias, increasing the capacitive coupling between TSVs. Calibrated equivalent circuit models of the TSV in contact with a BS inversion layer are proposed for the first time in the context of 3D integration and validated.
机译:评估通过硅通孔(TSV)的电磁(EM)耦合的重要性对于3D集成电路(3D-IC)的设计至关重要。 TSV电容是3D-IC中信号传播最重要的寄生贡献之一。由于TSV是金属氧化物半导体(MOS)结构,因此它既取决于频率又取决于偏置。在这项工作中,通过结合测量和有限元(FEM)半导体仿真来报告和研究晶片变薄后的TSV电容行为异常。模型与实验数据之间的极佳一致性证实了异常TSV电容行为的根源:晶圆减薄后,TSV的背面(BS)钝化层中存在固定电荷。此外,BS反转层可以充当相邻通孔之间的导电通道,从而增加了TSV之间的电容耦合。在3D集成的背景下,首次提出了与BS反型层接触的TSV的校准等效电路模型,并进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号