首页> 外文会议>International SoC Design Conference >A Bit-Line Boosting Technique for Fast Bit-Line Computation without Read Disturbance
【24h】

A Bit-Line Boosting Technique for Fast Bit-Line Computation without Read Disturbance

机译:无需读干扰的快速位线计算的位线提升技术

获取原文

摘要

SRAM-based In-Memory Computing (IMC) is one of the most promising technique to overcome the innate problems of von-Neumann architecture. However, simultaneously accessing multiple data results in inevitable read disturbance issue. To overcome this drawback, most of the previous works employ Word-Line Under-Drive (WLUD) technique in which Word-Line (WL) driver voltage is lowered. However, WLUD necessarily weakens the access transistors, consequently impairing the performance of the architecture. In this article, new design technique which involves short WL pulse and Bit-Line (BL) boosting scheme is introduced. The proposed architecture does not require much area overhead since it only needs a circuit consisting of only 4 transistors parallelly added to BL. With the proposed technique applied, BL discharge time was shortened to 16.4% at most compared to the conventional architecture.
机译:基于SRAM的内存计算(IMC)是克服VON-NEUMANN架构的先天问题的最有希望的技术之一。但是,同时访问多个数据导致不可避免的读取干扰问题。为了克服这种缺点,最先前的大多数作品采用字线下驱动器(WLUD)技术,其中字线(WL)驱动电压降低。然而,WLUD必然削弱了访问晶体管,因此损害了架构的性能。在本文中,介绍了涉及短WL脉冲和位线(BL)升压方案的新设计技术。所提出的架构不需要多大的区域开销,因为它只需要仅由4个平行添加到BL的晶体管组成的电路。利用所施加的拟议技术,与传统架构相比,BL放电时间最多缩短至16.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号