首页> 外文会议>IEEE International Conference on Computational Intelligence and Computing Research >A Novel Approach to Design Area Optimized, Energy Efficient and High Speed Wallace-Tree Multiplier Using GDI Based Full Adder
【24h】

A Novel Approach to Design Area Optimized, Energy Efficient and High Speed Wallace-Tree Multiplier Using GDI Based Full Adder

机译:基于GDI的完整加法器的设计区域优化,节能高速华莱士树乘法器的一种新方法

获取原文

摘要

Design of area optimized very high speed circuits less power utilization is a major concern for the VLSI (very large scale integration) circuit designers. Most of the arithmetic operations are performed using multiplier, which is the more power utilizing block in the digital circuits. In this paper, GDI (Gate Diffusion Input) logic is used to design a full adder in order to achieve low power consumption, optimized area and high speed 16-bit Wallace-tree multiplier. Wallace-tree multiplier designed using GDI logic need less number of transistors; substantially dissipate less power consumption as compare to conventional CMOS logic. The design is synthesized using LT-Snice tool.
机译:区域设计优化的非常高速电路较少的电力利用是VLSI(非常大规模集成)电路设计人员的主要问题。使用乘法器执行大多数算术运算,这是数字电路中的块的功率较多。在本文中,GDI(栅极扩散输入)逻辑用于设计一个完整的加法器,以实现低功耗,优化的区域和高速16位Wallace树乘法器。使用GDI逻辑设计的华莱士树乘数需要较少数量的晶体管;与传统的CMOS逻辑相比,基本上耗尽较少的功耗。使用LT-SNICE工具合成设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号