首页> 外文会议>China Semiconductor Technology International Conference >The Law that Guides the Development of Photolithography Technology and the Methodology in the Design of Photolithographic Process
【24h】

The Law that Guides the Development of Photolithography Technology and the Methodology in the Design of Photolithographic Process

机译:指导光刻技术开发的法律和光刻工艺设计中的方法

获取原文

摘要

Photolithography has been one of the key enabling technologies that continue to support the shrink of semiconductor manufacturing design rules. This technology started from 1 to 1 proximity or contact replication from a mask pattern to wafer image to the current large imaging projection based circuit pattern transfer [1]. The underlying principle for the fast development of the photolithography technology is that the replication process is through light propagation, which can process billions of patterns in parallel. For example, for modern 193 nm immersion process, the minimum pixel size is around 45 nm at a minimum pitch of 90 nm. For a full exposure shot spanning 26 mm by 33 mm, there are a total of 4.2 × 1011 pixels. If we use ASML NXT1980i exposure tool with a throughput of 275 wafer per hour, it only takes about 13 seconds for one 12 inch wafer exposure or about 160 ms for each exposure shot. In EUV, the parallelism will be higher by more than a factor of 4. This paper will summarize key process window performance parameters, such as imaging contrast/Exposure Latitude (EL), Mask Error Factor (MEF), Depth of Focus (DoF), linewidth uniformity, etc. from typical logic 0.25 µm, 0.18 µm, 0.13 µm, 90 nm, 65 nm, 45 nm, 28 nm, 20 nm, 16/14 nm, 10 nm, 7 nm, and 5 nm technology nodes and key enabling photolithography technologies that have been adopted in time to continually support technology advancement, such as anti-reflection coating, phase shifting mask, chemically amplified photoresist, polarization imaging, optical proximity correction, etc. This summary will result in a law that guides the continuous development of the photolithographic process for generations.
机译:光刻是一项关键的支持技术之一,这些技术继续支持半导体制造设计规则的收缩。该技术从掩模图案开始从1到1到1个接近或接触复制到基于电路图案传输的当前大型成像投影的晶片图像。光刻技术快速发展的基本原理是复制过程通过光传播,可以并行地处理数十亿的图案。例如,对于现代193nm浸没过程,最小像素尺寸为约45nm,在90nm的最小间距。对于跨越36毫米的完全曝光射击33毫米,总共有4.2×10 11 像素。如果我们使用每小时275晶圆的吞吐量的ASML NXT1980i曝光工具,对于每次曝光镜头约为160毫秒,只需要13秒钟。在EUV中,并行性将较高超过4倍。本文将总结关键过程窗口性能参数,如成像对比/曝光纬度(EL),掩模错误因子(MEF),焦点深度(DOF)从典型逻辑0.25μm,0.18μm,0.13μm,90nm,65nm,45nm,28nm,20nm,16/14nm,10nm,7nm和5nm技术节点以及键能够及时采用的​​光刻技术,以持续支持技术进步,例如抗反射涂层,相移掩模,化学放大的光致抗蚀剂,偏振成像,光学邻近校正等。本发明概述将导致指导的法律几代人的光刻过程的连续发展。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号