首页> 外文会议>IEEE International Electron Devices Meeting >Process-Strained Si (PSS) CMOS Technology Featuring 3D Strain Engineering
【24h】

Process-Strained Si (PSS) CMOS Technology Featuring 3D Strain Engineering

机译:处理紧张的SI(PSS)CMOS技术,具有3D应变工程

获取原文

摘要

We report the demonstration of a process-strained Si (PSS) CMOS technology using the concept of three-dimensional (3D) strain engineering. Methods of producing PSS include stress engineering of trench isolation, silicide, and cap layer, to improve NMOS and PMOS performance simultaneously. Each of these approaches results in a 5-10% enhancement in the ring oscillator (RO) speed. By taking advantage of preferential 3D strain engineering via one or combining more PSS techniques, CMOS performance can be further improved. PSS is a cost effective technology for meeting CMOS power-performance requirements.
机译:我们报告了使用三维(3D)应变工程的概念的过程应变SI(PSS)CMOS技术的示范。生产PSS的方法包括沟槽隔离,硅化物和帽层的应力工程,同时改善NMOS和PMOS性能。这些方法中的每一种都导致环形振荡器(RO)速度的5-10%增强。通过通过一种或组合更多PSS技术来利用优先3D应变工程,可以进一步提高CMOS性能。 PSS是满足CMOS功率性能要求的成本效益技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号