首页> 外文会议>IEEE Annual Symposium on VLSI >A Low Power, High Performance Threshold Logic-Based Standard Cell Multiplier in 65 nm CMOS
【24h】

A Low Power, High Performance Threshold Logic-Based Standard Cell Multiplier in 65 nm CMOS

机译:基于65 nm CMOS的低功耗,高性能,基于阈值逻辑的标准单元倍增器

获取原文

摘要

In this paper we describe the design, simulation, fabrication, and test of a 32-bit 2's complement integer multiplier constructed from a combination of CMOS standard cells and threshold logic elements in a 65 nm low power process. As compared to a multiplier designed solely using CMOS standard cells, the threshold logic based multiplier is 1.23x smaller and consumes 1.41x less dynamic power and 2.5x less leakage power at the same process corner.
机译:在本文中,我们描述了在65 nm低功耗工艺中由CMOS标准单元和阈值逻辑元件组成的32位2's补码整数乘法器的设计,仿真,制造和测试。与仅使用CMOS标准单元设计的乘法器相比,基于阈值逻辑的乘法器要小1.23倍,并且在同一工艺拐角处消耗的动态功率要少1.41倍,泄漏功率要少2.5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号