首页> 外文会议>Quality of Electronic Design (ISQED), 2009 10th International Symposium on >Adaptive leakage control on body biasing for reducing power consumption in CMOS VLSI circuit
【24h】

Adaptive leakage control on body biasing for reducing power consumption in CMOS VLSI circuit

机译:本体偏置的自适应泄漏控制可降低CMOS VLSI电路的功耗

获取原文

摘要

Power dissipation is an important issue in VLSI circuit design. This paper emphasizes on adaptive leakage control using body bias technique to reduce the power dissipation of the 65 nm MOS devices. Through adding forward body biasing, the leakage is reduced in sub-100 nm CMOS devices (unlike above-100 nm devices) while slightly increasing the signal propagation delay. For the conditions where the circuit does not use up the entire clock cycle, this slack can be used to reduce the power dissipation without any loss in performance. The fact that the circuit delay remains less than the clock period provides the opportunity to reduce power consumption of VLSI circuits. The objective is to change the voltage of the body bias to reduce leakage, allowing the circuit to consume less power whenever the clock edge can be met as detected beforehand.
机译:功耗是VLSI电路设计中的重要问题。本文重点介绍利用体偏置技术的自适应泄漏控制,以降低65 nm MOS器件的功耗。通过增加正向主体偏置,可以减少100nm以下CMOS器件(与100nm以上的器件不同)的泄漏,同时略微增加信号传播延迟。对于电路没有用完整个时钟周期的情况,可以使用此余量来减少功耗,而不会降低性能。电路延迟保持小于时钟周期的事实为降低VLSI电路的功耗提供了机会。目的是改变主体偏置的电压以减少泄漏,从而使电路能够在事先满足时满足时钟边沿时消耗较少的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号