首页> 外国专利> Incorporating gate control over a resonant tunneling structure in CMOS to reduce off-state current leakage, supply voltage and power consumption

Incorporating gate control over a resonant tunneling structure in CMOS to reduce off-state current leakage, supply voltage and power consumption

机译:结合CMOS中的谐振隧穿结构的栅极控制,以减少关态电流泄漏,电源电压和功耗

摘要

A semiconductor device and method for fabricating a semiconductor device incorporating gate control over a resonant tunneling structure. The semiconductor device includes a source terminal, a gate terminal, a drain terminal, and a resonant tunneling structure located beneath or adjacent to the gate terminal, where the gate terminal controls an electrostatic potential drop through the resonant tunneling structure as well as controlling a potential within a portion of the conduction channel immediately beneath the gate terminal as in a MOSFET. The semiconductor device is fabricated by growing epitaxial layers of tunnel barriers and quantum wells, where a quantum well is formed between each set of two tunneling barriers. Additionally, the epitaxial layers of tunnel barriers and quantum wells are grown, etched and patterned to form a resonant tunneling structure. Further, the semiconductor device is grown, etched and patterned to form a gate, source and drain electrode.
机译:一种半导体器件和用于制造半导体器件的方法,该方法结合了对谐振隧穿结构的栅极控制。该半导体器件包括源极端子,栅极端子,漏极端子以及位于栅极端子下方或附近的谐振隧穿结构,其中,栅极端子控制通过谐振隧穿结构的静电势降以及控制电势。就像在MOSFET中一样,位于栅极端子正下方的传导通道的一部分内。通过生长隧道势垒和量子阱的外延层来制造半导体器件,其中在每组两个隧道势垒之间形成量子阱。另外,生长,蚀刻和构图隧道势垒和量子阱的外延层,以形成谐振隧道结构。此外,半导体器件被生长,蚀刻和图案化以形成栅极,源极和漏极。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号