【24h】

VHDL Code Automatic Generator for Systolic Arrays

机译:用于收缩阵列的VHDL码自动发电机

获取原文

摘要

Systolic arrays speed up scientific computations with inherent parallelization, by exploiting massive data pipeline parallelism. In addition, they include short and problem-size independent signal paths, predictable performance, scalability, and simple design and test. In this paper, a server-based software tool for the automatic generation of VHDL code describing systolic arrays topologies is presented. Input parameters of the tool are several essential factors for the architectural description of Systolic Arrays (SA), like the interconnection topology of the systolic array, i.e., linear, mesh or hex-connected, the size of the systolic array, i.e., the number of the processing elements (PE) in each dimension, the function of the PE, i.e., the relation between the output and the input ports of every PE and finally the bitlength of PE ports, i.e., the data word size of every port.
机译:通过利用大规模数据流水线并行性,收缩系统阵列加速了具有固有的并行化的科学计算。此外,它们包括短缺和问题尺寸的独立信号路径,可预测性能,可扩展性和简单的设计和测试。本文介绍了一种用于自动生成描述收缩阵列拓扑的VHDL代码的基于服务器的软件工具。该工具的输入参数是用于收缩阵列(SA)的架构描述的几个基本因素,如收缩阵列的互连拓扑,即线性,网格或十六进制连接,收缩阵列的大小,即数字在每个维度中的处理元件(PE),PE的功能,即,每个PE的输出和输入端口之间的关系以及最终PE端口的比特长度,即每个端口的数据字大小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号