首页> 外文会议>International Conference on Electrical and Electronic Engineering >Design of advanced subthreshold SRAM array for ultra-low power technology
【24h】

Design of advanced subthreshold SRAM array for ultra-low power technology

机译:超低功耗技术的高级亚阈值SRAM阵列设计

获取原文

摘要

With scaling of CMOS technology, data stability of SRAM at ultra-low supply voltage has become a critical issue for wearable system applications. In this paper, we present an advanced 8T SRAM which can operate properly in subthreshold voltage regime. The bit-cell utilizes a differential swing in the read and write path, and allows an efficient column-interleaving structure. In the read operation, a column-wise assistline scheme of the cell leads to the cell being unaffected by the read disturbance. In addition, the bit-cell keeps the noise-vulnerable data 'low' node voltage close to the ground level during the dummy-read operation, thus producing near-ideal voltage transfer characteristics essential for robust SRAM functionality. In the write access, the boosted wordline facilitates to change the contents of the memory bit. Implementation results with 180 nm CMOS technology exhibit that the proposed SRAM remains unaffected by the read disturbance, while achieves 59.8 % higher dummy-read stability and 3.7 times better write-ability at a subthreshold supply voltage compared to the conventional 6T SRAM.
机译:随着CMOS技术的缩放,SRAM在超低电源电压下的数据稳定性已成为可穿戴系统应用的关键问题。在本文中,我们介绍了一个先进的8T SRAM,其可以在亚阈值电压状态下正常运行。比特单元利用读写路径中的差分摆动,并允许有效的列交织结构。在读取操作中,细胞的列明辅助方案导致电池不受读干扰的影响。此外,位单元在虚拟读取操作期间将噪声易受损坏的数据的数据“低”节点电压保持接近地电平,从而产生靠近理想的SRAM功能必不可少的电压传输特性。在写访问权限中,升级字线促进更改内存位的内容。实现结果具有180nm CMOS技术的结果表明,所提出的SRAM不受读取干扰的影响,而与传统的6T SRAM相比,在亚阈值电源电压下达到59.8 %的较高写入能力的3.7倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号