首页> 外文会议>International Conference on Integrated Power Electronics Systems >Parasitic inductance hindering utilization of power devices
【24h】

Parasitic inductance hindering utilization of power devices

机译:寄生电感阻碍功率器件的使用

获取原文

摘要

Parasitic inductance (LS) in commutation circuits not only generates overvoltage but also changes switching characteristics of bipolar devices. The current waveforms during turn-off become sharper under high LS and excessive tail charge has to be design into the devices to maintain soft switching. As an example, a 750V IGBT is discussed. Due to LS in the inverter, a version had to be chosen, which has more tail current and results in higher switching losses. Inverters for motor drives have to withstand overload conditions. Parasitic inductance becomes most effective under these overloads. If gate drive resistors are chosen for these overload conditions it leads to twice the switching losses for normal operation. During turn-off, the di/dt of trench-field-stop IGBTs first rises with rising gate resistance, reaches a peak of di/dt at a certain gate resistance and then falls with further rise in gate resistance. If LS is too high, gate resistance cannot be chosen to lie in the first range of moderate di/dt. Then, the gate resistance has become very high resulting in an unintended slow voltage rise and high turn-off losses. For paralleled power devices, especially controlled devices, small parasitic inductance can have a big impact on current sharing. If inductive voltage drop affects the gate voltage, less than one Volt may result in large imbalance of current during turn-on. Half-bridges which contain paralleled power devices should receive their load current out of a direction, which is perpendicular to the direction of paralleling inside the modules. Otherwise small parasitic inductance deteriorates the gate voltages inside the modules. Half-bridges within an inverter should be oriented to have all load currents perpendicular to the direction of paralleling, inside. This ensures current sharing within paralleled power devices.
机译:换向电路中的寄生电感(LS)不仅会产生过压,而且还会改变双极型器件的开关特性。在高LS下,关断期间的电流波形变得更加尖锐,必须在器件中设计过多的尾电荷以保持软开关。作为示例,讨论了750V IGBT。由于逆变器中的LS,必须选择一个版本,该版本具有更大的尾电流并导致更高的开关损耗。电机变频器必须承受过载条件。在这些过载情况下,寄生电感变得最有效。如果为这些过载条件选择了栅极驱动电阻,则它将导致正常工作时的开关损耗增加一倍。在关断期间,沟槽场截止IGBT的di / dt首先随着栅极电阻的上升而上升,在一定的栅极电阻下达到di / dt的峰值,然后随着栅极电阻的进一步上升而下降。如果LS太高,则不能将栅极电阻选择为处于中等di / dt的第一范围内。然后,栅极电阻变得非常高,导致意外的缓慢的电压上升和高的关断损耗。对于并联的功率设备,尤其是受控设备,小的寄生电感可能会对均流产生很大影响。如果感性电压降影响栅极电压,则小于1伏的电压可能会导致导通期间的电流不平衡。包含并联功率器件的半桥应从垂直于模块内部并联方向的方向接收负载电流。否则,小的寄生电感会降低模块内部的栅极电压。逆变器内的半桥的方向应使其内部的所有负载电流垂直于平行方向。这确保了并联功率器件内的电流共享。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号