首页> 外文会议>International Conference on Contemporary Computing and Informatics >Design of low power and high speed phase detector
【24h】

Design of low power and high speed phase detector

机译:低功耗高速鉴相器的设计

获取原文

摘要

High-speed phase frequency detector (PFD) is one of the key module for high-frequency phase locked loop (PLL) systems. The performance of PLL depends on the operation of PFD. This paper presents a new PFD design in 0.18μm CMOS technology using 3T XOR and 3T NAND gates. Supply voltage has been varied from 1.8V to 2.4V in the proposed design. The new PFD consumes power within a range from 505.78μW to 1310.80μW when operating at 500 MHz clock frequency. Results have been compared with conventional MOS current mode logic (MCML) design and the proposed design shows less power consumption. The proposed PFD is a useful circuit for low power and high-speed PLL systems.
机译:高速相位频率检测器(PFD)是高频锁相环(PLL)系统的关键模块之一。 PLL的性能取决于PFD的操作。本文介绍了一种采用3T XOR和3T NAND门的0.18μmCMOS技术的新型PFD设计。在建议的设计中,电源电压已从1.8V变为2.4V。当以500 MHz时钟频率工作时,新的PFD消耗的功率在505.78μW至1310.80μW的范围内。将结果与常规MOS电流模式逻辑(MCML)设计进行了比较,所提出的设计显示了更低的功耗。提出的PFD是低功耗和高速PLL系统的有用电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号