首页> 外文会议>European Solid-State Device Research Conference >Minimization of the MuGFET contact resistance by integration of NiSi contacts on epitaxially raised source/drain regions
【24h】

Minimization of the MuGFET contact resistance by integration of NiSi contacts on epitaxially raised source/drain regions

机译:通过整合外延升降源/漏区的NISI触点集成MuGFET接触电阻

获取原文

摘要

High parasitic S/D resistance is a major obstacle in realizing future generations of CMOS technologies using multiple gate devices with narrow fins. This makes selective epitaxial growth of Si in the S/D regions, the enabling process for multiple gate CMOS technologies. In this paper, we endeavor to integrate a low temperature selective epitaxial growth process and a low temperature NiSi process to form low resistance S/D contacts. Our experimental results show 34% and 11% improvement in parasitic S/D resistance of N-and P-channel multiple gate FETs with less than 20 nm wide fins respectively.
机译:高寄生S / D电阻是使用具有窄鳍片的多个栅极设备实现未来几代CMOS技术的主要障碍。这使S / D区域的选择性外延生长,多个门CMOS技术的启用过程。在本文中,我们尽力集成低温选择性外延生长过程和低温NISI工艺以形成低电阻S / D触点。我们的实验结果显示了N-and P沟道多个栅极FET的寄生S / D电阻的34%和11%,分别具有小于20nm宽的翅片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号