...
首页> 外文期刊>Solid-State Electronics >Minimization of specific contact resistance in multiple gate NFETs by selective epitaxial growth of Si in the HDD regions
【24h】

Minimization of specific contact resistance in multiple gate NFETs by selective epitaxial growth of Si in the HDD regions

机译:通过在HDD区域中进行Si的选择性外延生长,最小化多栅极NFET中的比接触电阻

获取原文
获取原文并翻译 | 示例

摘要

High parasitic S/D resistance is a major obstacle in realizing future generations of CMOS technologies using multiple gate FETs with narrow fins. Reduction of specific contact resistance by selective epitaxial growth of Si in heavily doped S/D regions of a multiple gate FET helps with achieving low S/D resistance. This paper addresses integration of low temperature selective epitaxial growth process into multiple gate FET processing. Our experimental results show more than 30% reduction in the parasitic S/D resistance for 16-nm selective epitaxial growth of Si in the heavily doped S/D regions of multiple gate NFETs with less than 20-nm wide fins. A follow up of this work with HfO_2-TiN gate stack shows more than 20% improvement in the drive current at a constant I_(OFF) for 40-nm selective epitaxial growth of Si in the heavily doped S/D regions of multiple gate FETs.
机译:高寄生S / D电阻是使用具有窄鳍片的多栅极FET实现下一代CMOS技术的主要障碍。通过在多栅极FET的重掺杂S / D区域中选择性地外延生长Si来降低比接触电阻有助于实现低S / D电阻。本文致力于将低温选择性外延生长工艺集成到多栅极FET处理中。我们的实验结果表明,在宽度小于20nm的多栅极NFET的重掺杂S / D区中,Si的16nm选择性外延生长时,寄生S / D电阻降低了30%以上。对HfO_2-TiN栅极堆叠进行的这项工作的后续研究表明,在多栅极FET的重掺杂S / D区域中对Si进行40 nm选择性外延生长时,在恒定的I_(OFF)下驱动电流可提高20%以上。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号