首页> 外文会议>International Conference on Indium Phosphide and Related Materials >Low-power operation of InP-based DHBT's for high bit rate circuit applications: reduction of saturation voltage (V/sub sat/)
【24h】

Low-power operation of InP-based DHBT's for high bit rate circuit applications: reduction of saturation voltage (V/sub sat/)

机译:用于高比特率电路应用的基于INP的DHBT的低功耗操作:饱和电压的减少(V / SUB SAT /)

获取原文

摘要

An important doping level of quaternary layers and a thin collector thickness is experimentally shown to improve electron transport properties in base-collector junction of InP/InGaAs/InGaAsP Double Heterojunction Bipolar Transistors (DHBTs) and also to yield a small saturation voltage (V/sub sat/). We have fabricated InP/InGaAs/InGaAsP-InP DHBT's with very low Vsat (0.8 V) by increasing the grading layers doping level (5.10/sup 16/ cm/sup -3/), optimizing the spacer layer thickness (30 nm) and reducing both the collector area and thickness (350 nm). This latter characteristic was compensated for in terms of base-collector capacitance (C/sub BC/) by a collector area reduction (over-etching). Those optimizations do not induce any degradation of static and dynamic transistor performances: static gain=78, BVce=9 V, F/sub t/=80 GHz and F/sub max/=60 GHz for a DHBT with emitter-base area S/sub EB/=4/spl times/11 /spl mu/m/sup 2/.
机译:实验显示了四季层和薄收集器厚度的重要掺杂水平,以改善InP / Ingaas / IngaASP双相函数双极晶体管(DHBT)基本集电极结合的电子传输性能,并产生小的饱和电压(V / Sub坐/)。通过增加分级层掺杂水平(5.10 / sup 16 / cm / sup -3 /),优化间隔层厚度(30nm),我们用非常低的VSAT(0.8V)制造了非常低的VSAT(0.8V)的INP / INGAAS / INGAASP-INP DHBT。减少集电极区和厚度(350nm)。通过收集器区域减少(过蚀刻),在基 - 集电极电容(C / SUB BC /)方面得到了后一种特征。这些优化不会引起静态和动态晶体管性能的任何劣化:具有发射器基区域S的DHBT的静态增益= 78,BVCE = 9 V,F / Sum Max / = 60 GHz /子EB / = 4 / SPL时间/ 11 / SPL MU / M / SUP 2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号