首页> 外文会议> >Post sign-off leakage power optimization
【24h】

Post sign-off leakage power optimization

机译:签核后泄漏功率优化

获取原文

摘要

With the scaling down of the CMOS technologies, leakage power is becoming an increasingly important issue in IC design. There is a trade-off between subthreshold leakage power consumption and clock frequency in the circuit; i.e., for higher performance, leakage power consumption must be sacrificed and vice versa. Meanwhile, timing analysis during synthesis and physical design is pessimistic, which means there are some slacks available to be traded for leakage power minimization. This power minimization can be done after the sign-off which is more accurate and realistic than if it is done before the sign-off. The available slack can be traded for leakage power minimization by footprint-based cell swapping and threshold voltage assignment. In this paper, we introduce our post sign-off leakage power optimization problem as a nonlinear mathematical program and solve it by using conjugate gradient (CG) method. We set up a novel transformation technique to manipulate the constraints of the optimization problem to be solved by CG. We show that by doing this optimization we can reduce the leakage power consumption by 34% on average in comparison with no power optimization after sign-off. All experiments are done on the real industrial designs.
机译:随着CMOS技术的缩小,泄漏功率正成为IC设计中越来越重要的问题。在电路中的亚阈值泄漏功耗和时钟频率之间需要权衡取舍;即,为了获得更高的性能,必须牺牲泄漏功耗,反之亦然。同时,在综合和物理设计过程中的时序分析是悲观的,这意味着可以为减少泄漏功率而牺牲一些余地。这种功率最小化可以在签字后进行,这比在签字前进行更为准确和现实。通过基于占位面积的电池交换和阈值电压分配,可以将可用的余量换成最小的泄漏功率。在本文中,我们将签核后泄漏功率优化问题介绍为非线性数学程序,并使用共轭梯度(CG)方法进行求解。我们建立了一种新颖的变换技术来处理要由CG解决的优化问题的约束。我们证明,与签核后不进行功耗优化相比,通过进行此优化,我们可以平均将泄漏功耗降低34%。所有实验都是在真实的工业设计上完成的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号