首页> 外文会议>International symposium on microelectronics >Manual Assembly of 400um Bumped-Die GaN Power Semiconductor Devices
【24h】

Manual Assembly of 400um Bumped-Die GaN Power Semiconductor Devices

机译:400um凸起模具GaN功率半导体器件的手动组装

获取原文

摘要

Until recently, power semiconductors were usually produced as TO, power-PAK, and D-PAK style packaging, due to die size, thermal dissipation requirements, and the vertical flow of current through the devices. The introduction of GaN to power semiconductors has allowed manufactures to produce devices with approximately 9% the footprint of similar rated D-PAK Si MOSFETs. In addition, GaN semiconductors have much better theoretical limits of specific on-resistance to breakdown voltage, when compared to Si and SiC. As of now, GaN devices offer very good performance at much less the cost of SiC, very small footprints, no reverse recovery losses of a body diode, very low R_(DS(ON)), and very fast turn-on and turn-off times due to Q_(GS) in single-digit nC range. GaN semiconductors are expected to make vast improvements over the next decade. Unfortunately, this decrease in package size has made design prototyping significantly more challenging. Traditional manual solder iron assembly is not sufficient for these devices. Difficulties include board design, device handling, alignment, solder reflow, flux residue removal, and post-assembly inspection. The EPC 2014 and 2015 devices both have a 4mm pitch and are 1.85mm~2 and 6.70mm~2, respectively. In many situations, the decreased pitch and small overall size of these devices mandate the use of automated assembly equipment, such as a pick & place, to ensure quality and repeatability of assembly. However, this may not be feasible for initial prototyping, due to cost and time constraints. Here we will present a technique for manual assembly of these chip scale devices, applied specifically to the EPC 2014 and 2015. This should decrease the cost and turn time for prototype assembly when utilizing these types of chip scale packaged power semiconductor devices.
机译:直到最近,由于模具尺寸,热量耗散要求和通过器件的垂直电流,通常生产电力半导体,而且是由Power-Pak和D-Pak风格的包装生产。 GaN引入电源半导体的推出使制造商生产出具有约9%的设备的设备,其占用D-PAK SI MOSFET的占地面积。此外,与Si和SiC相比,GaN半导体具有更好的抗击穿电压的理论极限。截至目前,GaN设备提供了非常好的性能,低得多的性能,非常小的脚印,没有反向恢复损耗的体二极管,非常低的R_(DS(ON)),以及非常快的开启和转动 - 由于Q_(GS)在单位数NC范围内的关闭时间。 GaN半导体预计将在未来十年内进行巨大的改进。不幸的是,这种封装尺寸的减少使设计原型明显更具挑战性。传统的手动焊锡铁组件对于这些装置不足。困难包括板设计,设备处理,对准,焊料回流,助熔剂去除和后装配检查。 EPC 2014和2015器件均具有4mm间距,分别为1.85mm〜2和6.70mm〜2。在许多情况下,这些设备的减少和小整体大小规定了使用自动装配设备,例如拾取器,以确保组装的质量和可重复性。然而,由于成本和时间限制,这可能不可能是初始原型的可行性。在这里,我们将介绍一种专门用于EPC 2014和2015的这些芯片刻度装置的手动组装技术。这应该减少在利用这些类型的芯片刻度封装功率半导体器件时的原型组件的成本和转弯时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号