首页> 外文会议> >A reliable clock tree design methodology for ASIC designs
【24h】

A reliable clock tree design methodology for ASIC designs

机译:ASIC设计的可靠时钟树设计方法

获取原文

摘要

In the deep submicron era, an ASIC chip may contain millions of gates and have the requirements of low power and high performance. The ability to construct multiple clock trees effectively is very important. A clock tree design methodology is presented. Firstly, we conducted many clock tree synthesis experiments, which explored various configurations of clock tree structure and layouts. A guide for clock tree synthesis is then generated. By applying this guidance, the clock tree design procedure in ASIC design is simplified and the design time is shortened. The clock skews are within the expected range. This methodology has been used to implement clock trees on the chips designed in the Computer and Communications Research Laboratories. Our experience shows that for single clock trees the intra-clock skew is confined within 0.1 ns in one design pass for 0.35 /spl mu/m CMOS technology chips. For multiple clock trees, which are originated from the same clock source, the inter-clock skew may also be controlled easily. This design methodology is proven to be a reliable method to implement clock trees on ASIC chips.
机译:在深亚微米时代,ASIC芯片可能包含数百万个门,并具有低功耗和高性能的要求。有效构造多个时钟树的能力非常重要。提出了一种时钟树设计方法。首先,我们进行了许多时钟树综合实验,探索了时钟树结构和布局的各种配置。然后生成时钟树综合指南。通过应用该指南,可以简化ASIC设计中的时钟树设计过程,并缩短设计时间。时钟偏斜在预期范围内。该方法已用于在计算机和通信研究实验室设计的芯片上实现时钟树。我们的经验表明,对于单个时钟树,对于0.35 / spl mu / m CMOS技术芯片,一次设计通过将时钟内偏斜限制在0.1 ns之内。对于源自同一时钟源的多个时钟树,也可以轻松控制时钟间偏斜。事实证明,这种设计方法是在ASIC芯片上实现时钟树的可靠方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号