首页> 外国专利> Method for estimating the latency time of a clock tree in an ASIC design

Method for estimating the latency time of a clock tree in an ASIC design

机译:ASIC设计中估计时钟树等待时间的方法

摘要

Estimating the latency time of the clock tree of an ASIC including: providing a netlist and a placement related to the clock tree of the ASIC; extracting a number of the load timing devices connected by the clock tree according to the netlist related to the clock tree; extracting a physical distribution area of the load timing devices connected by the clock tree according to the placement related to the clock tree; estimating a latency time of the clock tree according to the relationship between the number of the load timing devices, the physical distribution area of the load timing devices and latency time of the clock tree in design data related to the ASIC design.
机译:估计ASIC的时钟树的等待时间,包括:提供网表和与该ASIC的时钟树相关的位置;以及根据与时钟树相关的网表,提取由时钟树连接的多个负载定时装置;根据与时钟树相关的位置,提取由时钟树连接的负载定时装置的物理分布区域;根据与ASIC设计相关的设计数据中的负载定时装置的数量,负载定时装置的物理分布区域和时钟树的等待时间之间的关系,估计时钟树的等待时间。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号