首页> 外文会议> >Low switching noise CMOS circuit design strategy based on regular self-timed structures
【24h】

Low switching noise CMOS circuit design strategy based on regular self-timed structures

机译:基于规则自定时结构的低开关噪声CMOS电路设计策略

获取原文

摘要

In this paper a new design strategy used to implement low switching noise digital circuits is presented. The switching noise reduction is achieved by controlling the shape of the switching current waveform of the CMOS logic circuits. Self-timed structures are required to obtain the wanted switching current waveform shape. Current limiters are also used to control the current waveform amplitude of the single cells of the structure. The design strategy proposed is applied to a circuit example, a 4/spl times/4 unsigned array multiplier, and experimental results are presented.
机译:本文提出了一种用于实现低开关噪声数字电路的新设计策略。通过控制CMOS逻辑电路的开关电流波形的形状,可以降低开关噪声。需要自定时结构来获得所需的开关电流波形形状。限流器也用于控制结构中单个单元的电流波形幅度。将所提出的设计策略应用于一个电路实例,一个4 / spl乘以/ 4的无符号阵列乘法器,并给出了实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号