首页> 外文会议>Local Loop Fixed Radio Access >Test infrastructure design for the Nexperia™ home platform PNX8550 system chip
【24h】

Test infrastructure design for the Nexperia™ home platform PNX8550 system chip

机译:Nexperia™家庭平台PNX8550系统芯片的测试基础架构设计

获取原文
获取原文并翻译 | 示例

摘要

Philips has adopted a modular manufacturing test strategy for its SOCs that are part of the Nexperia™ home platform. The on-chip infrastructure that enables modular testing consists of wrappers and test access mechanisms (TAMs). Optimizing that infrastructure minimizes the test application time and helps to fit the test data into the ATE vector memory. This paper presents the test architecture design for the chiplet-based PNX8550, the most complex Nexperia™ SOC designed to date. Significant savings in test time and TAM wires could be obtained with the help of TR-ARCHITECT, an in-house tool for automated design of SOC test architectures.
机译:飞利浦为其SOC采用了模块化制造测试策略,该策略是Nexperia™家庭平台的一部分。支持模块化测试的片上基础结构由包装器和测试访问机制(TAM)组成。优化基础架构可最大程度地减少测试应用程序的时间,并有助于将测试数据放入ATE向量存储器中。本文介绍了基于芯片的PNX8550的测试架构设计,这是迄今为止设计最复杂的Nexperia™SOC。借助TR-ARCHITECT(一种用于SOC测试架构自动设计的内部工具),可以节省大量的测试时间和TAM导线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号