首页> 外文会议>International Conference on Data Science and Business Analytics >Correction of MEU Errors in AES Using Multi Bit Errors Correction Technique
【24h】

Correction of MEU Errors in AES Using Multi Bit Errors Correction Technique

机译:使用多位纠错技术纠正AES中的MEU错误

获取原文

摘要

Comprehensive design efforts are needed for implementing algorithms onto an embedded system, which generally have a low power and area budget as well as high throughput requirement. Another important criterion of such systems is fault resiliency, which help them to perform in a robust environment. The general motivation in this direction is to have the general purpose instructions to be taken care by the software, whereas specialized hardware blocks are used to accelerate the execution of complex blocks. It also serves as a good target for embedded applications due to availability of general purpose CPU as well as other needed functional blocks in form of soft cores and dedicated resources (hard cores). Radiation induced faults resulting to single event upsets (SEU) and multiple event upsets (MEU), intentional attacker etc. Though a good number of research work exists on detecting errors for crypto-hardware but very few works can found on error correction using hardware techniques. In this paper, we present a novel crypto-hardware design involving BCH error detection code.
机译:在嵌入式系统上实现算法需要全面的设计工作,而嵌入式系统通常具有较低的功耗和面积预算以及较高的吞吐量要求。这种系统的另一个重要标准是容错能力,它可以帮助它们在健壮的环境中运行。这个方向的一般动机是让通用指令由软件来处理,而专用硬件模块则用于加速复杂模块的执行。由于通用C​​PU以及软核和专用资源(硬核)形式的其他所需功能块的可用性,它也成为嵌入式应用程序的良好目标。辐射引起的故障导致单事件翻转(SEU)和多事件翻转(MEU),故意攻击者等。尽管存在大量有关检测加密硬件错误的研究工作,但利用硬件技术进行错误纠正的工作很少。在本文中,我们提出了一种涉及BCH错误检测代码的新型加密硬件设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号