首页> 外文会议>IEEE Symposium on VLSI Circuits >An Automated SerDes Frontend Generator Verified with a 16NM Instance Achieving 15 GB/S at 1.96 PJ/Bit
【24h】

An Automated SerDes Frontend Generator Verified with a 16NM Instance Achieving 15 GB/S at 1.96 PJ/Bit

机译:经过验证的16NM实例以1.96 PJ /位达到15 GB / S的自动SerDes前端生成器

获取原文

摘要

In this paper we present an automated SerDes frontend generator along with experimental results from an instance produced in TSMC 16nm. The generator is an automated, parameterized design procedure that produces schematics and layouts based on top level performance and architecture specifications. A DDR current-integration SerDes instance was generated in TSMC 16nm technology with passive CTLE, 1-tap FFE, and 4-tap DFE equalization. The instance operates at 15 Gb/s with BER 收起
机译:在本文中,我们介绍了自动SerDes前端生成器,以及在TSMC 16nm中产生的实例的实验结果。生成器是一种自动的,参数化的设计程序,可根据顶级性能和体系结构规范生成原理图和布局。 DDR电流集成SerDes实例是在台积电(TSMC)16nm技术中生成的,具有被动CTLE,1抽头FFE和4抽头DFE均衡。该实例以15 Gb / s的速率运行,并具有BER收起

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号