首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 15-Gb/s 0.0037-mm² 0.019-pJ/Bit Full-Rate Programmable Multi-Pattern Pseudo-Random Binary Sequence Generator
【24h】

A 15-Gb/s 0.0037-mm² 0.019-pJ/Bit Full-Rate Programmable Multi-Pattern Pseudo-Random Binary Sequence Generator

机译:15 GB / S 0.0037-mm²019-PJ /位全速率可编程多模式伪随机二进制序列发生器

获取原文
获取原文并翻译 | 示例
           

摘要

This brief presents a compact low-power programmable multi-pattern pseudo-random binary sequence (PRBS) generator. It is capable of producing 2(7) - 1, 2(15) - 1, 2(23) - 1 and 2(31) - 1 test patterns to meet multiple testing requirements. To reduce power and area, the full-rate architecture with the truly-single-phase clock logic (TSPC) D-flip-flops (DFF) instead of the current-mode logic (CML) DFF is adopted. The multiplexer (MUX) merged TSPC DFF is proposed to avoid the delay of the MUX in conventional multiple pattern PRBS generators. Hence, the critical path delay is reduced, and thus, the maximum data rate can be improved. Fabricated in a 40-nm CMOS process (260-GHz f(T) ), this PRBS occupies a core active area of 0.0037 mm(2) and operates at a maximum data rate of 15 Gb/s. The measured power consumption is 8.778 mW with 1.1-V supply. The figure-of-merit (FoM) is 0.019 pJ/bit at the pattern length of 2(31) - 1.
机译:本简要介绍了一个紧凑的低功耗可编程多模式伪随机二进制序列(PRB)发电机。它能够制备2(7) - 1,2(15) - 1,2(23) - 1和2(31) - 1测试模式,以满足多种测试要求。为了降低功率和面积,采用具有真正单相时钟逻辑(TSPC)D-FLIP-FLOPS(DFF)而不是当前模式逻辑(CML)DFF的全速率架构。建议多路复用器(MUX)合并的TSPC DFF,以避免MUX在传统的多个图案PRB发电机中的延迟。因此,临界路径延迟减小,因此,可以提高最大数据速率。在40nm CMOS工艺中制造(260GHz F(T)),该PRBS占核心有源面积为0.0037mm(2),并以15 GB / s的最大数据速率操作。测量的功耗为8​​.778 MW,电源1.1V。图2(31) - 1的图案长度为0.019pj /位的优点(FOM)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号