首页> 外文会议>IEEE International Conference on Integrated Circuits, Technologies and Applications >An 8bit 100MHz SAR ADC with 1.5bit Redundancy Method used in Pipelined Structure
【24h】

An 8bit 100MHz SAR ADC with 1.5bit Redundancy Method used in Pipelined Structure

机译:流水线结构中使用的具有1.5位冗余方法的8位100MHz SAR ADC

获取原文

摘要

A 1.5 bit redundancy method is adopted to increase the conversion speed and decrease the power consumption of the DAC switching process. To further speed up the comparison cycle and reduce the variable parasitic capacitance that affect the linearity of the ADC, a monotonic switching down scheme combined with a PMOS-input-low-dynamic-offset (PILDO) comparator was proposed. An 8bit SAR ADC with 1.5 bit redundancy mechanism has been designed in 130nm CMOS SOI process, achieving a ENOB of 7.8 bit.
机译:采用1.5位冗余方法可提高转换速度并降低DAC开关过程的功耗。为了进一步加快比较周期并减少影响ADC线性度的可变寄生电容,提出了一种单调关断方案并结合了PMOS输入低动态偏置(PILDO)比较器。采用130nm CMOS SOI工艺设计了具有1.5位冗余机制的8位SAR ADC,其ENOB为7.8位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号